# Data Sheet

# BIT3713

High Performance PWM Controller

Preliminary Version: 0.00

Please read the notice stated in this preamble carefully before accessing any contents of the document attached.

Admission of BiTEK's statement therein is presumed once the document is released to the receiver.

Notice:

Firstly, the information furnished by Beyond Innovation Technology Co. Ltd. (BiTEK) in this document is believed to be accurate and reliable and subject to BiTEK's amendment without prior notice. And the aforesaid information does not form any part or parts of any quotation or contract between BiTEK and the information receiver.

Further, no responsibility is assumed for the usage of the aforesaid information. BiTEK makes no representation that the interconnect of its circuits as described herein will not infringe on exiting or future patent rights, nor do the descriptions contained herein imply the granting of licenses to make, use or sell equipment constructed in accordance therewith.

Besides, the product in this document is not designed for use in life support appliances, devices, or systems where malfunction of this product can reasonably be expected to result in personal injury. BiTEK customers' using or selling this product for use in such applications shall do so at their own risk and agree to fully indemnify BiTEK for any damage resulting from such improper use or sale.

At last, the information furnished in this document is the property of BiTEK and shall be treated as highly confidentiality; any kind of distribution, disclosure, copying, transformation or use of whole or parts of this document without duly authorization from BiTEK by prior written consent is strictly prohibited. The receiver shall fully compensate BiTEK without any reservation for any losses thereof due to its violation of BiTEK's confidential request. The receiver is deemed to agree on BiTEK's confidential request therein suppose that said receiver receives this document without making any expressly opposition. In the condition that aforesaid opposition is made, the receiver shall return this document to BiTEK immediately without any delay. -Version A4



#### Features:

- · Near Zero Stand By Current
- Low Power CMOS Process
- 4.5V ~ 8.0V operation
- Fixed High Frequency,
   Voltage Mode PWM Control Topology
- Latched Off Protection
- Build-In 2<sup>nd</sup>Low Frequency PWM Generator
- Build-In UVLO
- Totem Pole Output
- 16 Pin Package

#### General Description:

BIT3713 integrated circuit provides the essential PWM features for DC/DC conversion purpose in a small low cost 16-pin package. Another built-in low frequency PWM generator provides user more flexible applications. BIT3713 provides latched off protection feature may make the system more reliable. CMOS process makes BIT3713 consumes less power while compare to conventional bipolar products.

#### Pin Layout:



#### **Recommended Operating Condition:**

| Supply Voltage                | 4.5 ~ 8.0V    |
|-------------------------------|---------------|
| Operating Ambient Temperature | 20 ~ 85 ℃     |
| Operating Frequency           | 50K ~ 400K Hz |

#### Functional Block Diagram:



BIT3713

## Pin Description:

Table 1

| Pin No. | Symbol | I/O | Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------|--------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | INN    | ı   | The inverting input of the error amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2       | CMP    | 0   | Output of the error amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3       | LOAD   | I/O | A switch that connected to the high frequency triangle wave generator. This switch is closed while the voltage level of ISEN pin is lower than 1.3V. Once the ISEN pin has become > 1.3V, the switch keeps open no mater the status of ISEN pin. An external resistor connected here may change the operation frequency of CTOSC during this switch is open.                                                                                                                                                                                                                                                                                                   |
| 4       | CTOSC  | I/O | An external capacitor connected here decides the frequency of high frequency PWM controller.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 5       | TIMER  | I/O | With internal reference current and an external capacitor connected here, it decides the required period of starting and the timing of initialization. The controller is forced to the reset mode while the voltage level of TIMER is lower than 0.3V. During reset mode, the current about 60uA will flow into the INN pin to reduce the output level of the error amplifier CMP to turn off the controller. The protection function will be enabled after this node is charged to exceed 2.5V. The output current of this pin is 20uA when the level of TIMER is lower than 0.3V. The output current becomes 1uA when the level of TIMER is higher than 0.3V |
| 6       | ONOFF  | ı   | The control pin of turning on or off the IC. 1V threshold with an internal 80K± 15% ohm pull-low resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 7       | GND    | I/O | The ground pin of the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 8       | OUT1   | 0   | The active high output driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 9       | OUT2   | 0   | The active high output driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 10      | VDD    | I   | The power supply pin of the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 11      | PWMOUT | 0   | The output pin of the 2 <sup>nd</sup> low frequency PWM generator. A 2.5V or floating two state output is provided through this pin. The internal circuit limits the max. Duty-cycle to about 92%.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 12      | CTPWM  | I/O | With the internal reference current and an external capacitor connected here can set the operation frequency of the 2 <sup>nd</sup> low frequency PWM generator with 1.0V ~ 2.5V triangle wave output.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 13      | PWMDC  | I   | The 2 <sup>nd</sup> Low frequency PWM controlling input. A PWM output comes out by comparing this DC input and the 1.0 ~ 2.5V triangle wave that is generated by CTPWM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 14      | OUTADJ | 1   | Output adjustment. If a > 2.0 V voltage is detected. A ~ 60uA current will flow into the INN pin to adjust the output of the error amplifier pin CMP to regulate the output voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 15      | ISEN   | I   | Load detection pin, the abnormal load situation is detected if a less than 1.3V voltage is continuously kept for 32 cycles of the 2 <sup>nd</sup> low frequency PWM on this pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 16      | MODSEL | 0   | To set the output polarity of the 2 <sup>nd</sup> low frequency PWM generator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



#### Functional Description:

The Power On Initialization: BIT3713 is in an "initial state" when TIMER pin voltage is less than 0.3V. An internal current source charges the external capacitor connected on TIMER pin determines the operation timing of BIT3713. This current provides about 20uA when TIMER pin voltage is less than 0.3V, or about 1uA when TIMER pin voltage is large than 0.3V. Table 2 lists the states of each key features during TIMER pin voltage is less than 0.3V.

Table 2 BIT3713 initial states

| Pin Number | Pin Name | Status              |
|------------|----------|---------------------|
| 4          | CTOSC    | Normally run        |
| 8          | OUT1     | Forced to GND level |
| 9          | OUT2     | Forced to VDD level |
| 11         | PWMOUT   | Floating            |
| 12         | CTPWM    | Normally run        |

To Set the Operation Frequency of the 1<sup>st</sup> High
Frequency PWM Controller: An external capacitor
C<sub>CTOSC</sub> pin CTOSC determines the frequency as
equation (1)

The frequency of the 1<sup>st</sup> high frequency PWM controller is:

$$F_{HFPWM} = \frac{K_{HF}}{C_{CTOSC}}, K_{HF} = 8.2e - 5 \dots (1)$$

Or a 100KHz operation PWM control system if an 820pF capacitor is connected to pin CTOSC. Equation (1) is valid only when VDD=6V, temperature=30°C and frequency  $\approx$  (80K  $\sim$  120K)Hz. Fig. 1 shows the relationship between the frequency of the high frequency PWM and CTOSC capacitance.



The 1<sup>st</sup> Latched Off Protection: The ISEN pin may be used for detecting if the operation is controlled stably during normal operation. For most of the applications, to define a "staring period" in which period no power deliver to the load side, are necessary. BIT3713 disable the latched off function when TIMER pin voltage < 2.5V. If "TIMER >2.5V and ISEN < 1.3V" for 32 cycles of the 2<sup>nd</sup> low frequency PWM, BIT3713 will shut down the output pins, OUT1 and OUT2 until the system is powered on again. The detail is as bellow:

During TIMER > 2.5V, the system operates normally when the ISEN > or < than 1.3V. The lathed off function performs when ISEN has continuously been kept < 1.3V for 32 cycles of the  $2^{nd}$  low frequency PWM.

The Output Adjustment and 2<sup>nd</sup> Latched Off Protection: The OUTADJ pin may be used for detecting if the PWM control system operates normally. An about 60uA current source will charge the INN pin to adjust the output of CMP while OUTADJ > 2.0V. The latched off abnormal protection performs while TIMER > 2.5V. If "TIMER > 2.5V and OUTADJ > 2.0V" for 32 cycles of the 1<sup>st</sup> high frequency PWM, BIT3713 will shut down the output pins, OUT1 and OUT2, until the system is powered on again. The detail is as bellow:

During TIMER > 2.5V, the system operates normally when the OUTADJ > or < than 2.0V. The lathed off function performs when OUTADJ has continuously been kept > 2.0V for 32 cycles of the  $1^{st}$  high frequency PWM.

Or, a pulse signal on OUTADJ pin with > 50KHz which may > 2.0V or < 2.0V. BIT3713 performs latched off function when TIMER > 2.5V and the pulse signal has continuously present on OUTADJ pin for 32 cycles of the 1<sup>st</sup> high frequency PWM.

To Set The Frequency Deviation of High Frequency PWM During Different Loading Condition: A connected between GND and LOAD resistor may increase the operation frequency of CTOSC. An internal switch of the LOAD pin is closed may be used to change the frequency of CTOSC before ISEN had been triggered to larger than 1.3V. In many cases, the resonance frequency of the load is varied while the load is changed. For obtaining the better performance, the operation frequency of the PWM controller must fit to the resonance The following diagram shows frequency of the load. how the load resistance changes the 100KHz operation frequency of TOSC pin. In above case, CTOSC is connected by an 8頭penaration The Bormal operation frequency of high frequency PWM is 100KHz. If different frequency sys Fn is the set for normal operation. In BIT3713, the internal switch of the LOAD pin is 'frozen' to "open" status where SEN OINTROLLED



Fig.2

Then the frequency deviation can be calculated as Equation (2)

$$\Delta Fn = \frac{\Delta F100_{KHz} \times F_n}{100 KHz}....(2)$$

Setting the Frequency of the  $2^{nd}$  Low Frequency PWM Generator: A  $2^{nd}$  internal trimmed low frequency oscillator generates a  $\pm$  3% accurate frequency on CTPWM pin with external capacitors. The capacitor values versus operation frequencies are as bellow:

$$F_{LFPWM} = \frac{4512}{\left[C_{CTPWM} + 0.005\right]nF}....(3)$$

Note: Above equation (3) is valid only when operating frequency is between 150Hz ~ 1.5KHz

The logic high output of pin PWMOUT is made by a 2.5V DC voltage and the floating state makes the logic low portion. MODSEL pin provides the polarity selection of LF\_PWM generator. If MODSEL pin is 0V, a 0% duty cycle is obtained when PWMDC < 1.0V. If this pin is pulled to IC VDD level, 0% duty cycle is obtained while PWMDC> 2.5V.

Note: BIT3713 limits the maximum duty cycle to about 92 %. PWMOUT sends the pulses when ISEN >1.3V or TIMER >2.5V.

**UVLO:** The under-voltage-lockout circuit turns the output driver off when supply voltage drops too low. Whole system includes the protection and timing circuits are reset (pin TIMER =0) in low VDD state.

#### DC/AC Characteristics:

#### **Absolute Ratings:**

Table 3

| Parameter                      | Symbol | Ratings       | Unit | Remarks |
|--------------------------------|--------|---------------|------|---------|
| Supply Voltage                 | VDD    | -0.3~+ 8.8    | V    |         |
| Ground                         | GND    | ±0.3          | V    | Ta=25°C |
| Input pin Voltage              |        | -0.3~ VDD+0.3 | V    |         |
| Operating Ambit Temperature    | Та     | -20 ~ +85     | °C   |         |
| Operating Junction Temperature |        | +150          | °C   |         |
| Storage Temperature            |        | -55~+150      | °C   |         |

碩 頡 科 技 BITEK
管 December 20, 2005 制
DCC CONTROLLED

Beyond Innovation Technology Co., Ltd.

#### **DC/AC Characteristics**

| Table 4                                                               |                              |          |          |        |                          |
|-----------------------------------------------------------------------|------------------------------|----------|----------|--------|--------------------------|
| Parameter                                                             | Test Conditions              | Min.     | Тур.     | Max.   | Unit                     |
| Supply Voltages                                                       |                              |          |          |        |                          |
| Pin VDD input                                                         |                              | 4.0      |          | 8.0    | V                        |
| Chip Consumed Current                                                 | 8V Supply Voltage<br>Ta=25°C |          | 4        |        | mA                       |
| rror Amplifier Reference Voltage                                      |                              |          |          |        |                          |
| lon-Inverting input of the error                                      |                              | 1.2125   | 1.25     | 1.2875 | V                        |
| mplifier ine regulation                                               | VDD=4.0~8.0 V                |          | 2        | 20     | mV                       |
| Inder Voltage Look Out                                                | V D D = 4.0 ~ 6.0 V          |          |          | 20     | IIIV                     |
|                                                                       | T 0500                       |          | A        |        |                          |
| Positive Going Threshold                                              | Ta=25°C                      | 3.8      | 4.0      | 4.2    | V                        |
| Hysteresis                                                            | Note3                        | 0.1      | 0.2      | 0.3    | V                        |
| The 1 <sup>st</sup> High Frequency Ramp Wa                            | ave Generator                |          |          |        |                          |
| Operating Frequency                                                   | ļ., , ,                      | 50       |          | 400    | KHz                      |
| Output peak(CTOSC)                                                    | Note1                        |          | 2.25     |        | V                        |
| Output valley(CTOSC)                                                  |                              |          | 0.5      |        | V                        |
| Error Amplifier                                                       | 7                            |          |          |        |                          |
| nput voltage                                                          | 1                            | 0.1      | <b>7</b> | 3      | V                        |
| Open loop gain                                                        | Note2                        | 60       | 80       |        | dB                       |
| Unit gain band width                                                  | 1000 P 1 11 A =              | 1        | 1.5      |        | MHz                      |
| ower On Initialization and Latch                                      | ed Off Protection Ena        | ble      |          | -      |                          |
| Pin TIMER Output current Case1. TIMER <0.3V                           |                              |          | 20       |        | uA                       |
| in TIMER Output current ase1. TIMER > 0.3V                            | VDD=6V, Ta=25°C              |          | 1        | 20     | uA                       |
| ower On Reset/Initialization                                          |                              |          | 0.3      |        | V                        |
| atched Off Protection enable                                          |                              |          | 2.5      | 3      | V                        |
| nreshold on pin TIMER                                                 |                              |          |          | 7      |                          |
| oad Detection                                                         | VDD-6V T05°C                 |          | 4.0      | 7      |                          |
| in ISEN detection lower threshold                                     | טעט=ov, la=25°C              |          | 1.3      |        | V m\/                    |
| lysterisis Output Detection and Adaptive A                            | diucting                     |          | 20       |        | mV                       |
| Pin OUTADJ detection lower                                            |                              |          |          |        |                          |
| hreshold                                                              |                              | 2.5      | 2.0      |        | V                        |
| Hysterisis                                                            | VDD=6V, Ta=25°C              |          | 20       |        | mV                       |
| NN pin pull-up current source                                         | 7                            |          | 60       |        | uA                       |
| he 2 <sup>nd</sup> Low Frequency PWM Ge                               | nerator                      |          | - 50     |        | L UA                     |
| Ramp Wave Peak(CTPWM)                                                 |                              |          | 2.5      |        | V                        |
| Ramp Wave Valley(CTPWM)                                               | 2                            |          | 1.0      |        | V                        |
| PWM Frequency                                                         |                              | 10       |          | 100K   | Hz                       |
| Control voltage of 0 % Duty cycle on pin PWMDC Case 1. MODSEL = 0V    | 4.6                          | 1 -      | 1.0      |        | V                        |
| Control voltage of 0 % Duty cycle on pin PWMDC Case 1. MODSEL = ICVDD |                              |          | 2.5      |        | V                        |
| Output voltage of Pin PWMOUT or making the logic "high".              |                              |          | 2.5      |        | V                        |
| in PWMOUT output for making ne logic "low"                            |                              |          | Floating |        |                          |
| Maximum Duty Cycle                                                    |                              |          | 92       | 1      | 0/2 -                    |
| Dutput of the 1 <sup>st</sup> PWM (OUT1, OU                           | IT2)                         |          | 34碩      | 頡科     | 支 <sup>%</sup> B         |
| CMOS output impedance                                                 | (Note2, Note3)               |          | 50       |        | ohm                      |
| Rising Time                                                           | VDD=6V.                      |          | 110      | Decen  | 1ber <sub>1</sub> %), 20 |
| Falling Time                                                          | 2000pF(Note2,                |          | 100      | 30001  | _                        |
| Pelay Time                                                            | Note3)                       |          | 600      | c cc   | N                        |
| Joint Time                                                            |                              | <u>[</u> | 000      |        | 1 FIG                    |
|                                                                       |                              |          |          |        |                          |

- Note 1. The output driver frequency is the half of the ramp wave frequency.
- Note 2. Only verified by simulation. Not 100% tested.
- Note 3. The voltages of the output drivers are pulled to GND in each off states.

#### **Timing Diagram**

The timing of the 2<sup>nd</sup> low frequency PWM generator, ISEN and LOAD pin are as bellow: A 51Kohm pulled-low resistor is connected on PWMOUT pin in this example.



Fig. 3

BIT3713 uses fixed frequency driving methodology. The power switch is driven by fixed frequency PWM controlled signal. The detail timing relationship is shown as bellow: The maximum duty cycle of OUT1 and OUT1 are smaller than 50% with 180° phase difference.



**BIT3713** 

#### Order Information:



#### Soldering Information

#### **Reflow Soldering:**

The choice of heating method may be influenced by plastic QFP package). If infrared or vapor phase heating is used and the package is not absolutely dry (less than 0.1% moisture content by weight), vaporization of the small amount of moisture in them can cause cracking of the plastic body. Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C.

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stenciling or pressure-syringe dispensing before package placement. Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 270 °C depending on solder paste material. The top-surface temperature of the packages should preferable be kept below 245 °C for thick/large packages (packages with a thickness  $\geq$  2.5 mm or with a volume  $\geq$  350 mm<sup>3</sup> so called thick/large packages). The top-surface temperature of the packages should preferable be kept below 260 °C for thin/small packages (packages with a thickness < 2.5 mm and a volume < 350 mm<sup>3</sup> so called thin/small packages).

| Stage            | Condition                  | Duration   |  |  |
|------------------|----------------------------|------------|--|--|
| 1'st Ram Up Rate | max3.0+/-2°C/sec           | - 20       |  |  |
| Preheat          | 150°C~ <mark>20</mark> 0°C | 60~180 sec |  |  |
| 2'nd Ram Up      | max3.0+/-2°C/sec           | 11-63      |  |  |
| Solder Joint     | 217 <sup>°</sup> C above   | 60~150 sec |  |  |
| Peak Temp        | 260 +0/-5℃                 | 20~40 sec  |  |  |
| Ram Down rate    | 6°C/sec max                |            |  |  |



BIT3713

#### Wave Soldering:

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

#### **Manual Soldering:**

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

#### Package Information:

#### SOP type:



### SSOP type:



