

#### DESCRIPTION

The RS2051 is a highly integrated low cost current mode PWM controller, which is ideal for small power current mode of offline AC-DC fly-back converter applications. Making use of external resistors, the IC changes the operating frequency and automatically enters the Burst/CRM (Cycle Reset Mode) under light-load/zero-load conditions. This can minimize standby power consumption and achieve power-saving functions. With a very low start-up current, the RS2051 could use a large value start-up Built-in synchronized resistor (2MΩ). slope compensation enhances the stability of the system and avoids sub-harmonic oscillation. Dynamic peak current limiting circuit minimizes output power change caused by delay time of the system over a universal AC input range. Leading edge blanking circuit on current sense input could remove the signal glitch due to snubber circuit diode reverse recovery and thus greatly reduces the external component count and system cost in the design. Cycle-by-Cycle current limiting ensures safe operation even during short-circuit.

Excellent EMI performance is achieved built-in soft start with 1.2ms soft driver and frequency jiggling to reduce EMI.

The RS2051 offers perfect protection like OVP, OLP, SCP, Sense Fault Protection, Latch Mode and OCP. The RS2051's output driver is soft clamped to maximum 18V to protect the power MOSFET. RS2051 is offered in SOT-26, SOP-8 and DIP-8 packages.

#### **FEATURES**

- Low Cost, PWM, Burst & CRM (Cycle Reset Mode)
- Low Operating Current (1.2mA)
- Low Start-up Current (about 3µA)
- Under Voltage Lockout (UVLO)
- Built-in Synchronized Slope Compensation
- Built-in Frequency Jiggling for better EMI Signature
- Programmable PWM Frequency
- Audio Noise Free Operation
- Soft Clamped GATE output voltage 18V
- VDD over voltage protect 34V
- Cycle-by-cycle current limiting
- Sense Fault Protect ion
- Latch mode After OLP&SCP
- RoHS Compliant and 100% Lead (Pb)-Free

## **APPLICATIONS**

- Switching AC/DC Adaptor
- Battery Charger
- Open Frame Switching Power Supply
- Standby Power Supplies
- VCR, SVR, STB, DVD & DVCD Player SMPS
- Auxiliary Power Supply for PC and Server
- Open-frame SMPS



# **BLOCK DIAGRAM**





# **APPLICATION CIRCUITS**



## **ORDERING INFORMATION**

| Device   | Device Code                                                                        |
|----------|------------------------------------------------------------------------------------|
| RS2051 Y | Y is package & Pin Assignments designator :<br>N: SOT-26<br>S : SOP-8<br>P : DIP-8 |



## **PIN ASSIGNMENTS**

SOT-26

SOP-8

DIP-8







## **PIN DESCRIPTION**

#### SOT-26

| Pin Name | Description                                                                                                       |   |  |
|----------|-------------------------------------------------------------------------------------------------------------------|---|--|
| GND      | GND Pin                                                                                                           | 1 |  |
| FB       | Voltage feedback pin. Output current of this pin could controls the PWM duty cycle, OLP and SCP.                  | 2 |  |
| RI       | This pin is to program the switching frequency. By connecting a resistor to ground to set the switching frequency | 3 |  |
| SENSE    | Current sense pin, connect to sense the MOSFET current                                                            | 4 |  |
| VDD      | Supply voltage pin                                                                                                | 5 |  |
| GATE     | Totem output to drive the external Power MOSFET.                                                                  | 6 |  |

#### SOP-8 / DIP-8

| Pin Name | Description                                                                                                       | Pin No. |
|----------|-------------------------------------------------------------------------------------------------------------------|---------|
| GATE     | Totem output to drive the external Power MOSFET.                                                                  | 1       |
| VDD      | Supply voltage pin                                                                                                | 2       |
| NC       | No Connect                                                                                                        | 3       |
| SENSE    | Current sense pin, connect to sense the MOSFET current                                                            | 4       |
| RI       | This pin is to program the switching frequency. By connecting a resistor to ground to set the switching frequency | 5       |
| FB       | Voltage feedback pin. Output current of this pin could controls the PWM duty cycle, OLP and SCP.                  | 6       |
| GND      | GND Pin                                                                                                           | 7       |
| GATE     | Totem output to drive the external Power MOSFET.                                                                  | 8       |



## **FUNCTION DESCRIPTION**

#### **CURRENT MODE**

Compared to voltage mode control, current mode control has a current feedback loop. When the voltage of the Sense resistor peak current of the primary winding reaches the internal setting value  $V_{TH}$ , the register resets and the power MOSFET cuts off. So, to detect and modulate the peak current cycle-by-cycle could control the output of the power supply. The current feedback has a good linear modulation rate and a fast input and output dynamic impact, and avoid the pole that the output filter inductance brings and the two-class system descends to the one-class. So it widens the frequency range and optimizes overload protection and short circuit protection.

## STARTUP CURRENT AND UNDER VOLTAGE LOCKOUT

The startup current of RS2051 is set to be very low so that a large value startup resistor can be used to minimize the power loss. For AC to DC adaptor with universal input range design, a  $2m\Omega$ , 1/8W startup resistor and a  $10\mu$ F/25V VDD hold capacitor could be used.

The turn-on and turn-off threshold of the RS2051 is designed to 14V/8.8V. During startup, the hold-up capacitor must be charge to 14V through the startup resistor. The hysteresis is implemented to prevent the shutdown from the voltage dip during startup.

## INTERNAL BIAS AND OSC OPERATION

A resistor connected between RI pin and GND pin sets the internal constant current source to charge or discharge the internal fixed capacitor. The charge time and discharge time determines the internal clock speed and the switching frequency. Increasing the resistance will reduce the value of the input current and reduce the switching frequency. The relationship between RI and PWM switching frequency follows the below equation within the RI allowed range.

$$F_{OSC} = \frac{6500}{RI(K\Omega)} (kHz)$$

For example, a  $100K\Omega$  resistor RI could generate a 20uA constant current and a 65KHz PWM switching frequency. The suggested operating frequency range of RS2051 is within 50KHz to 150KHz.

## **GREEN POWER OPERATION**

The power dissipation of switching mode power supply is very important in zero load or light load condition. The major dissipation results from conduction loss, switching loss and consume of the control circuit. However, all of them relates to the switching frequency. There are many difference topologies has been implemented in different chip. The basic operation theory of all these approaches intends to reduce the switching frequency under light-load or no-load condition.

The RS2051's green power function adapts PWM, Burst and CRM combining modulation. When RI resistor is 100KΩ, the PWM frequency is 65KHz in medium or heavy load operation. Through modifying the pulse width, The RS2051 could control output voltage. The current of FB pin increases when the load is in light condition and the internal mode controller enters Burst & PWM when the feedback current is over 1.37mA. The operation frequency of oscillator is to descend gradually. When the feedback current is over 0.5mA, the frequency of oscillator is invariable, namely 22KHz.



To decrease the standby consumption of the power supply, Chip-Rail introduces the Cycle Reset Mode technology (CRM). If the feedback current is over 0.59mA, mode controller of the RS2051 would reset internal register all the time and cut off the GATE pin. While the output voltage is lower than the set value, the register would be set, the GATE pin operate again. So the frequency of the internal OSC is invariable, the register would reset some pulses so that the practical frequency is decreased at the GATE pin.



## INTERNAL SYNCHRONIZED SLOPE COMPENSATION

Although there are more advantages of the current mode control than conventional voltage mode control, there are still several drawbacks of peak-sensing current-mode converter, especially the open loop instability when it operates in higher than 50% of the duty-cycle. To solve this problem, the RS2051 is introduced an internal slope compensation adding voltage ramp to the current sense input voltage for PWM generation. It improves the close loop stability greatly at CCM, prevents the sub-harmonic oscillation and thus reduces the output ripple voltage.



Slope Compensation

#### **CURRENT SENSING & DYNAMIC PEAK LIMITING**

The current flowing by the power MOSFET comes into being a voltage V<sub>SENSE</sub> on the Sense pin cycle-by-cycle, which compares to the internal reference voltage, and controls the reverse of the internal register, limits the peak current IMAX

of the primary of the transformer. The transformer energy is  $E = \frac{1}{2} \times L \times I_{MAX}^2$  so adjusting the R<sub>SENSE</sub> can set the maximal

output power of the power supple. The current flowing by the power MOSFET has an extra value (  $\Delta I = \frac{V_{IN}}{L_p} \times T_D$  ) due to the



system delay time that is from detecting the current through the Sense pin to power MOSFET off in the RS2051 (Among these,  $V_{IN}$  is the primary winding voltage of the transformer and  $L_P$  is the primary wind inductance).  $V_{IN}$  ranges from 85VAC to 264VAC. To guarantee the output power is a constant for universal input AC voltage, there is a dynamic peak limit circuit to compensate the system delay T that the system delay brings on.



#### FREQUENCY JIGGLING FOR EMI IMPROVEMENT

The Frequency Jiggling Technique is introduced in the RS2051. As following figure, the internal oscillation frequency is modulated by itself. A whole surge cycle includes 128 pulses and the Jiggling ranges from -4% to +4%. Thus, the function could minimize the electromagnetic interferer from the power supply module.



## OLP & SCP

To protect the circuit from being damaged under the over load or short circuit condition, a smart OLP&SCP function is implemented in the RS2051. When short circuit or over load occurs in the output end, the feedback cycle would enhance the voltage of FB pin, while the voltage is over 3.7V or the current from FB is below  $170\mu$ A, the internal detective circuit would send a signal to shut down the GATE and pull down the VDD voltage, then the circuit is restart. To avoid the wrong operation when circuit starts, the delay time is set. When the RI resistance is 100Kohm, the delay time T<sub>OLP&SCP</sub> is between 33ms and 50ms. The relationship between RI and T<sub>OLP&SCP</sub> follows the below equation.

$$\frac{\text{RI} \times 2}{6 \times 10^3} \text{(ms)} < \text{T}_{\text{OLP&SCP}} < \frac{\text{RI} \times 3}{6 \times 10^3} \text{(ms)}$$



## ANTI INTERMISSION SURGE

When the power supplies change the heavy load to light load immediately, there could be tow phenomena caused by system delay. They are output voltage overshot and intermission surge. To avoid it, the anti intermission surge is built in the RS2051. If it occurs, the FB current is to increase rapidly, the GATE would be cut off for a while, VDD pin voltage descends gradually. When VDD reaches 9.4V, the GATE pin would operate again, which the frequency is 22KHz.

## LEADING-EDGE BLANKING (LEB)

Each time the power MOSFET is switched on, a turn-on spike will inevitably occur at the Sense pin, which would disturb the internal signal from the sampling of the R<sub>SENSE</sub>. There is a 300ns leading edge blanking time built in to avoid the effect of the turn-on spike, and the power MOSFET cannot be switched off during the moment. So that the conventional external RC filtering on sense input is no longer required.



## OVP

There is a 25.6V over-voltage protection circuit in the RS2051 to improve the credibility and extend the life of the chip. When the VDD voltage is over 25.6V, the GATE pin is to shutdown immediately and the VDD voltage is to descend rapidly.

## GATE DRIVER & SOFT CLAMPED

The RS2051 output designs a totem pole to drive a periphery power MOSFET. The dead time is introduced to minimize the transfixion current during the output operating. The novel soft clamp technology is introduced to protect the periphery power MOSFET from breaking down and current saturation of the Zener.



## **ABSOLUTE MAXIMUM RATINGS**

| Param                         | Symbol             | Ratings           | Unit         |          |  |
|-------------------------------|--------------------|-------------------|--------------|----------|--|
| Supply Voltage Pin Voltage    |                    | V <sub>DD</sub>   | 40           | V        |  |
| VDD OVP Maximal Enter Current |                    | I <sub>OVP</sub>  | 20           | mA       |  |
| Input Voltage to FB Pin       |                    | V <sub>FB</sub>   | -0.3 to 6V   | V        |  |
| Input Voltage to SEN Pin      |                    | V <sub>SEN</sub>  |              |          |  |
| Power Dissipation             |                    | PD                | 300          | mW       |  |
| ESD Capability, HBM Model     |                    | ESD               | 2500         | V        |  |
| ESD Capability, Machine Model |                    | ESD               | 250          | V        |  |
| Lead Temperature (Soldering)  | SOT-26 (20 second) |                   | 220          | ⊃°<br>⊃° |  |
|                               | DIP-8 (10 second)  | T <sub>LEAD</sub> | 260          |          |  |
|                               | SOP-8 (10 second)  |                   | 230          | °C       |  |
| Operating Temperature Range   |                    | T <sub>OPR</sub>  | -20 to +85   | °C       |  |
| Storage Temperature Range     |                    | T <sub>STG</sub>  | -40 to + 150 | °C       |  |

## **RECOMMENDED OPERATING RANGE**

| Parameter                     | Symbol           | Ratings   | Unit |
|-------------------------------|------------------|-----------|------|
| VDD Supply Voltage            | V <sub>DD</sub>  | 10 to 30  | V    |
| RI Pin Resistor Value         | RI               | 100       | KΩ   |
| Operation Ambient Temperature | T <sub>OA</sub>  | -20 to 85 | О°   |
| Output Power                  | Po               | 60        | W    |
| Frequency of PWM              | F <sub>PWM</sub> | 30 to 150 | KHz  |



## **ELECTRICAL CHARACTERISTICS**

( $V_{DD}$ =15V,  $T_A$ =25°C, unless otherwise specified)

| Parameter                                      | Symbol                   | Test Conditions                            | Min.  | Тур. | Max.     | Unit        |
|------------------------------------------------|--------------------------|--------------------------------------------|-------|------|----------|-------------|
| Supply Voltage (V <sub>DD</sub> Pin)           | · · · · · ·              |                                            | 1     | _    | <u> </u> | <del></del> |
| Startup Current                                | I <sub>ST</sub>          | -                                          | -     | 3.0  | 20.0     | μA          |
|                                                |                          | V <sub>FB</sub> =0V                        | -     | 3.0  | -        | _           |
| Operating Current                              | I <sub>SS</sub>          | V <sub>FB</sub> =3V                        | -     | 1.2  | -        | mA          |
|                                                |                          | V <sub>FB</sub> =Open                      | -     | 0.8  | -        |             |
| Turn-on Threshold Voltage                      | VDD <sub>ON</sub>        | -                                          | 13.0  | 14.0 | 15.0     | V           |
| Turn-off Threshold Voltage                     | VDD <sub>OFF</sub>       | -                                          | 7.8   | 8.8  | 9.8      | V           |
| VDD Clamp Voltage                              | VD <sub>CLAMP</sub>      | I <sub>VDD</sub> =20mA                     | -     | 34.0 | -        | V           |
| Anti Intermission Surge VDD Voltage            | VDD <sub>AIS</sub>       | -                                          | -     | 9.4  | -        | V           |
| Voltage Feedback (FB Pin)                      |                          |                                            |       | _    | 1        | 1 -         |
| Short Circuit Current                          | I <sub>FB</sub>          | V <sub>FB</sub> =0V                        | -     | 0.7  | -        | mA          |
| Open Loop Voltage                              | V <sub>FB</sub>          | V <sub>FB</sub> =Open                      | -     | 4.8  | -        | V           |
| Zero Duty Cycle FB current                     | I <sub>FB_0D</sub>       | -                                          | -     | 0.59 | -        | mA          |
| Enter Burst & PWM, FB current                  | I <sub>Burst</sub>       | -                                          | -     | 0.50 | -        | mA          |
| Enter CRM, FB current                          | I <sub>CRM</sub>         | -                                          | -     | 0.55 | -        | mA          |
| Burst Threshold V <sub>FB</sub>                | V <sub>Burst</sub>       | -                                          | -     | 1.80 | -        | V           |
| Enter CRM Threshold V <sub>FB</sub>            | V <sub>CRM</sub>         | -                                          | -     | 1.40 | -        | V           |
| Enter OLP&SCP FB current                       | I <sub>OLP&amp;SCP</sub> | -                                          | -     | 170  | -        | μA          |
| Enter OLP&SCP FB voltage                       | VOLP&SCP                 | -                                          | -     | 3.7  | -        | V           |
| OLP&SCP min. delay Time                        | T <sub>OLP&amp;SCP</sub> | RI=100KΩ                                   | 33    | 35   | 50       | ms          |
| Current Sensing (SEN Pin)                      |                          |                                            |       | 1    |          |             |
| Minimum Voltage Lever (D <sub>MIN</sub> = 0%)  | V <sub>TH L</sub>        | -                                          | -     | 0.80 | -        | V           |
| Maximum Voltage Lever (D <sub>MAX</sub> = 78%) | V <sub>TH H</sub>        | -                                          | -     | 1.05 | -        | V           |
| Delay to Output                                | T <sub>PD</sub>          | -                                          | -     | 75   | -        | ns          |
| Input Impedance                                | Rcs                      | -                                          | -     | 40   | -        | KΩ          |
| Leading edge blanking time                     | T <sub>LEB</sub>         | -                                          | -     | 300  | -        | ns          |
| Oscillator (RI Pin)                            |                          |                                            |       | _    | _        | -           |
| Normal Frequency                               | Fosc                     | RI=100KΩ                                   | 60    | 65   | 70       | KHz         |
| Burst Frequency                                | F <sub>Burst</sub>       | RI=100KΩ                                   | -     | 22   | -        | KHZ         |
| Maximum Duty Cycle PWM                         | DC <sub>MAX W</sub>      | RI=100KΩ                                   | -     | 78   | -        | %           |
| Maximum Duty Cycle Burst                       | DC <sub>MAX_F</sub>      | RI=100KΩ                                   | -     | 78   | -        | %           |
| Frequency Temp. Stability                      | $\Delta F_{\text{TEMP}}$ | -30 to 100°C                               | -     | 5    | -        | %           |
| Leading-Edge Blanking Time                     | T <sub>BLANK</sub>       | -                                          | -     | 300  | -        | ns          |
| Frequency Jiggling                             | FJIGGLING                | RI=100KΩ                                   | -4    | -    | 4        | %           |
| GATE Drive Output (GATE Pin)                   |                          |                                            |       |      |          |             |
| Output Low Level                               | V <sub>OL</sub>          | V <sub>DD</sub> =16V, I <sub>O</sub> =20mA | -     | -    | 0.8      | V           |
| Output High Level                              | V <sub>OH</sub>          | V <sub>DD</sub> =16V, I <sub>O</sub> =20mA | 10    | -    | -        | V           |
| Rising Time                                    | T <sub>R1</sub>          | C <sub>L</sub> =500pF                      | -     | 123  | -        | ns          |
| Falling Time                                   | T <sub>F1</sub>          | C <sub>L</sub> =500pF                      | -     | 71   | -        | ns          |
| Rising Time                                    | T <sub>R2</sub>          | C <sub>L</sub> =1000pF                     | -     | 248  | -        | ns          |
| Falling Time                                   | T <sub>F2</sub>          | C <sub>L</sub> =1000pF                     | -     | 116  | -        | ns          |
| Rising Time                                    | T <sub>R3</sub>          | C <sub>L</sub> =1500pF                     | -     | 343  | -        | ns          |
| Falling Time                                   | T <sub>F3</sub>          | C <sub>L</sub> =1500pF                     | -     | 153  | -        | ns          |
| Rising Time                                    | T <sub>R4</sub>          | C <sub>L</sub> =2000pF                     | -     | 508  | -        | ns          |
| Falling Time                                   | T <sub>F4</sub>          | CL=2000pF                                  | -     | 209  | -        | ns          |
| Output Clamp Voltage                           | VG <sub>CLAMP</sub>      | VDD=20V                                    | -     | 18.0 | -        | V           |
| Frequency Jiggling                             |                          |                                            | 1     |      | 1        | <u> </u>    |
| Low EMI Frequency                              | f <sub>EMI</sub>         | RI=100KΩ                                   | -     | 65   | -        | KHz         |
| Frequency Modulation Range / Base Frequency    | ∆f osc                   | RI=100KΩ                                   | -3    | -    | 3        | %           |
| /1 1                                           | 10                       |                                            | · · · | I    |          | / 2015      |



#### Note:

The drive current of GATE pin is a variable value, which is decided by  $I=K(V_{VDD}-V_{GATE}-2.8)^2$  (Among these, K is a invariable coefficient ,  $V_{GATE}$  is the voltage of GATE pin,  $V_{VDD}$  is the voltage of VDD pin); So the higher the VDD voltage is and the lower the output voltage is, the bigger the drive transient current is. When the GATE voltage is 0V and the VDD voltage is 13V, the output drive current would over 120mA. The output driver current would decrease with increasing of the GATE voltage.



# **PACKAGE INFORMATION**

8-PIN, SOP



Notes:.

- 1. All dimensions are in millimeters.
- 2. Refer to JEDEC MS-012 Variation AA



## 6-PIN, SOT-26









Notes:.

- 1. All dimensions are in millimeters.
- 2. Refer to JEDEC MO-178 Variation AB



## 8-PIN, DIP



Notes:.

1. All dimensions are in millimeters.

2. Refer to JEDEC MS-001



#### **IMPORTANT NOTICE**

Princeton Technology Corporation (PTC) reserves the right to make corrections, modifications, enhancements, improvements, and other changes to its products and to discontinue any product without notice at any time. PTC cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a PTC product. No circuit patent licenses are implied.

Princeton Technology Corp. 2F, 233-1, Baociao Road, Sindian Dist., New Taipei City 23145, Taiwan Tel: 886-2-66296288 Fax: 886-2-29174598 http://www.princeton.com.tw