## 256Mb DDR SDRAM Specification # **A3S56D30FTP A3S56D40FTP** **Zentel Electronics Corp.** Revision 1.3 Apr., 2010 ## 256M Double Data Rate Synchronous DRAM ### **DESCRIPTION** A3S56D30FTP is a 4-bank x 8,388,608-word x 8bit, A3S56D40FTP is a 4-bank x 4,194,304-word x 16bit double data rate synchronous DRAM , with SSTL\_2 interface. All control and address signals are referenced to the rising edge of CLK. Input data is registered on both edges of data strobe ,and output data and data strobe are referenced on both edges of CLK. The A3S56D30/40FTP achieves very high speed clock rate up to 250 MHz . ### **FEATURES** - -Vdd=VddQ=2.5V+0.2V(-4, -5E, -5) - Double data rate architecture; two data transfers per clock cycle. - Bidirectional, data strobe (DQS) is transmitted/received with data - Differential clock input (CLK and /CLK) - DLL aligns DQ and DQS transitions with CLK transitions edges of DQS - Commands entered on each positive CLK edge; - Data and data mask referenced to both edges of DQS - 4 bank operation controlled by BA0, BA1 (Bank Address) - /CAS latency 2.0 / 2.5 / 3.0 / 4.0 (programmable); Burst length 2 / 4 / 8 (programmable) Burst type Sequential / Interleave (programmable) - Auto Precharge / All Bank Precharge controlled by A10 - Support concurrent Auto Precharge - 8192 refresh cycles / 64ms (4 banks concurrent refresh) - Auto Refresh and Self Refresh - Row address A0-12 / Column address A0-9(x8) /A0-8(x16) - SSTL 2 Interface - Package 400-mil, 66-pin Thin Small Outline Package (TSOP II) with 0.65mm lead pitch Zentel Electronics Corporation reserve the right to change products or specification without notice. ## Pin Assignment (Top View) 66-pin TSOP CLK, /CLK : Master Clock A0-12 : Address Input CKE : Clock Enable BA0,1 : Bank Address Input /CS : Chip Select Vdd : Power Supply /RAS : Row Address Strobe VddQ : Power Supply for Output /CAS : Column Address Strobe Vss : Ground /WE : Write Enable VssQ : Ground for Output DQ0-15 : Data I/O (x16) VREF : SSTL\_2 reference voltage DQ0-7 : Data I/O (x8) UDM, LDM : Write Mask (x16) DM : Write Mask (x8) UDQS, LDQS : Data Strobe (x16) DQS : Data Strobe (x8) ## 256M Double Data Rate Synchronous DRAM ## **PIN FUNCTION** | SYMBOL | ТҮРЕ | DESCRIPTION | |------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK, /CLK | Input | Clock: CLK and /CLK are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CLK and negative edge of /CLK. Output (read) data is referenced to the crossings of CLK and /CLK (both directions of crossing). | | CKE | Input | Clock Enable: CKE controls Power Down and Self Refresh. Taking CKE LOW provides Precharge Power Down or Self Refresh (all banks idle), or Active Power Down (row active in any bank). Taking CKE HIGH provides Power Down exit or Self Refresh exit. After Self Refresh is started, CKE becomes asynchronous input. Power Down and Self Refresh is maintained as long as CKE is LOW. | | /CS | Input | Chip Select: When /CS is HIGH, any command means No Operation. | | /RAS, /CAS, /WE | Input | Combination of /RAS, /CAS, /WE defines basic commands. | | A0-12 | Input | A0-12 specify the Row / Column Address in conjunction with BA0,1. The Row Address is specified by A0-12. The Column Address is specified by A0-9(x8) and A0-8(x16). A10 is also used to indicate precharge option. When A10 is HIGH at a Read / Write command, an Auto Precharge is performed. When A10 is HIGH at a Precharge command, all banks are precharged. | | BA0,1 | Input | Bank Address: BA0,1 specifies one of four banks to which a command is applied. BA0,1 must be set with Active, Precharge, Read, Write commands. | | DQ0-7 (x8),<br>DQ0-15 (x16), | Input / Output | Data Input/Output: Data bus | | DQS (x8) UDQS, LDQS (x16) | Input / Output | Data Strobe: Output with read data, input with write data. Edge-aligned with read data, centered in write data. Used to capture write data. For the x16, LDQS corresponds to the data on DQ0-DQ7; UDQS correspond to the data on DQ8-DQ15 | | DM (x8)<br>UDM, LDM (x16) | Input | Input Data Mask: DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH along with that input data during a write access. DM is sampled on both edges of DQS. Although DM pins are input only, the DM loading matches the DQ and DQS loading. For the x16, LDM corresponds to the data on DQ0-DQ7; UDM corresponds to the data on DQ8-DQ15. | | Vdd, Vss | Power Supply | Power Supply for the memory array and peripheral circuitry. | | VddQ, VssQ | Power Supply | VddQ and VssQ are supplied to DQ, DQS buffers. | | VREF | Input | SSTL_2 reference voltage. | ### **Type Designation Code** This rule is applied to only Synchronous DRAM family. ### **Type Designation Code** This rule is applied to only Synchronous DRAM family. ### **BASIC FUNCTIONS** The A3S56D30/40FTP provides basic functions, Active, Read / Write, Precharge, and Auto / Self Refresh, Mode Register Set, Burst Terminate. Each command is defined by control signals of /RAS, /CAS and /WE at CLK rising edge. In addition to 3 signals, /CS, CKE and A10 are used as chip select, refresh option, and precharge option, respectively. To know the detailed definition of commands, please see the command truth table. ### Deselect (DESEL) [/CS = H, /RAS = X, /CAS = X, /WE = X] DESEL command prevents new commands from being executed. Operations already in progress are not affected. ### No Operation (NOP) [/CS = L, /RAS = H, /CAS = H, /WE = H] NOP command prevents unwanted commands from being registered. NOP command is effectively the same as DESEL command. Operations already in progress are not affected. ### Mode Register Set (MRS) [/CS = L, /RAS = L, /CAS = L, /WE = L] MRS command loads the mode registers via inputs BA0,1, and A0-A12. The MRS command can only be issued when all banks are idle and no bursts are in progress, and a subsequent executable command cannot be issued until tMRD is met. ### Active (ACT) [/CS = L, /RAS = L, /CAS = H, /WE = H] ACT command activates a row in an idle bank indicated by BA. ### Read (READ) [/CS = L, /RAS = H, /CAS = L, /WE = H] READ command starts burst read from the active bank indicated by BA. First output data appears after /CAS latency. When A10 = H at this command, the bank is deactivated after the burst read (Read with Auto Precharge, **READA**). ### Write (WRITE) [/CS = L, /RAS = H, /CAS = L, /WE = L] WRITE command starts burst write to the active bank indicated by BA. Total data length to be written is set by burst length. When A10 = H at this command, the bank is deactivated after the burst write (Write with Auto Precharge, **WRITEA**). ## 256M Double Data Rate Synchronous DRAM ### Burst Terminate (TERM) [/CS = L, /RAS = H, /CAS = H, /WE = L] TERM command is used to truncate read bursts (with auto precharge disabled). The most recently registered READ command prior to the TERM command will be truncated. ## Precharge (PRE) [/CS = L, /RAS = L, /CAS = H, /WE = L] PRE command deactivates the active bank indicated by BA. This command also terminates burst read / write operation. When A10 = H at this command, all banks are deactivated (Precharge All Banks, **PREA**). PRE command is treated as a NOP command if there is no open row in that bank, or if the previously open row is already in the process of precharging. ### Auto Refresh (REFA) [/CS = L, /RAS = L, /CAS = L, /WE = H, CKE = H] REFA command starts Auto Refresh cycle. Refresh addresses including bank addresses are generated internally. After REFA command, the banks are precharged automatically. Only DESEL or NOP command is allowed within a period of tRFC from REFA command. The DDR SDRAM requires Auto Refresh cycles at an average periodic interval of tREFI (maximum), with some flexibility that a maximum of eight Auto Refresh commands can be posted and the maximum absolute interval between any Auto Refresh command and the next Auto Refresh command is 8\*tREFI. ### Self Refresh (REFS) [/CS = L, /RAS = L, /CAS = L, /WE = H, CKE = L] REFS command starts Self Refresh. When in the Self Refresh mode, the DDR SDRAM retains data without external clocking. The DLL is automatically disabled upon entering Self Refresh, and is automatically enabled upon exiting Self Refresh. Input signals except CKE are "Don't Care" during Self Refresh. Since CKE is an SSTL\_2 input, VREF must be maintained during Self Refresh. ## 256M Double Data Rate Synchronous DRAM ## **COMMAND TRUTH TABLE** | COMMAND | MNEMONIC | CKE<br>n-1 | CKE<br>n | /CS | /RAS | /CAS | /WE | BA0,1 | A10<br>/AP | A0-9,<br>11-12 | note | |--------------------------------------------------------|----------|------------|----------|-----|------|------|-----|-------|------------|----------------|------| | Deselect | DESEL | Н | X | Н | X | X | X | X | X | X | | | No Operation | NOP | Н | X | L | Н | Н | Н | X | X | X | | | Row Address Entry & Bank Active | ACT | Н | Н | L | L | Н | Н | V | V | V | | | Single Bank Precharge | PRE | Н | Н | L | L | Н | L | V | L | X | | | Precharge All Banks | PREA | Н | Н | L | L | Н | L | X | Н | X | | | Column Address Entry<br>& Write | WRITE | Н | Н | L | Н | L | L | V | L | V | | | Column Address Entry<br>& Write with<br>Auto Precharge | WRITEA | Н | Н | L | Н | L | L | V | Н | V | | | Column Address Entry<br>& Read | READ | Н | Н | L | Н | L | Н | V | L | V | | | Column Address Entry<br>& Read with<br>Auto Precharge | READA | Н | Н | L | Н | L | Н | V | Н | V | | | Auto Refresh | REFA | Н | Н | L | L | L | Н | X | X | X | | | Self Refresh Entry | REFS | Н | L | L | L | L | Н | X | X | X | | | G ICD C 1 F ' | DEEGN | L | Н | Н | X | X | X | X | X | X | | | Self Refresh Exit | REFSX | L | Н | L | Н | Н | Н | X | X | X | | | Burst Terminate | TERM | Н | Н | L | Н | Н | L | X | X | X | 1 | | Mode Register Set | MRS | Н | Н | L | L | L | L | L | L | V | 2 | H=HIGH Level, L=LOW Level, V=Valid, X=Don't Care, n=CLK cycle number ### NOTE: - 1. Applies only to read bursts with autoprecharge disabled; this command is undefined (and should not be used) for read bursts with autoprecharge enabled, and for write bursts. - 2. BA0-BA1 select either the Base or the Extended Mode Register (BA0 = 0, BA1 = 0 selects Mode Register; BA0 = 1, BA1 = 0 selects Extended Mode Register; other combinations of BA0-BA1 are reserved; A0-A12 provide the op-code to be written to the selected Mode Register. ## 256M Double Data Rate Synchronous DRAM ## **FUNCTION TRUTH TABLE** | Current State | /CS | /RAS | /CAS | /WE | Address | Command | Action | Notes | |---------------|-----|------|------|-----|-----------------------|----------------|----------------------------------------------------------------------------|-------| | IDLE | Н | X | X | X | X | DESEL | NOP | | | | L | Н | Н | Н | X | NOP | NOP | | | | L | Н | Н | L | BA | TERM | ILLEGAL | 2 | | | L | Н | L | X | BA, CA, A10 | READ / WRITE | ILLEGAL | 2 | | | L | L | Н | Н | BA, RA | ACT | Bank Active, Latch RA | | | | L | L | Н | L | BA, A10 | PRE / PREA | NOP | 4 | | | L | L | L | Н | X | REFA | Auto-Refresh | 5 | | | L | L | L | L | Op-Code, Mode-<br>Add | MRS | Mode Register Set | 5 | | ROW ACTIVE | Н | X | X | X | X | DESEL | NOP | | | | L | Н | Н | Н | X | NOP | NOP | | | | L | Н | Н | L | BA | TERM | ILLEGAL | 2 | | | L | Н | L | Н | BA, CA, A10 | READ / READA | Begin Read, Latch CA, Determine<br>Auto-Precharge | | | | L | Н | L | L | BA, CA, A10 | WRITE / WRITEA | Begin Write, Latch CA, Determine Auto-Precharge | | | | L | L | Н | Н | BA, RA | ACT | Bank Active / ILLEGAL | 2 | | | L | L | Н | L | BA, A10 | PRE / PREA | Precharge / Precharge All | | | | L | L | L | Н | X | REFA | ILLEGAL | | | | L | L | L | L | Op-Code, Mode-<br>Add | MRS | ILLEGAL | | | READ(Auto | Н | X | X | X | X | DESEL | NOP (Continue Burst to END) | | | Precharge | L | Н | Н | Н | X | NOP | NOP (Continue Burst to END) | | | Disabled) | L | Н | Н | L | BA | TERM | Terminate Burst | | | | L | Н | L | Н | BA, CA, A10 | READ / READA | Terminate Burst, Latch CA, Begin<br>New Read, Determine Auto-<br>Precharge | 3 | | | L | Н | L | L | BA, CA, A10 | WRITE / WRITEA | ILLEGAL | | | | L | L | Н | Н | BA, RA | ACT | Bank Active / ILLEGAL | 2 | | | L | L | Н | L | BA, A10 | PRE / PREA | Terminate Burst, Precharge | | | | L | L | L | Н | X | REFA | ILLEGAL | | | | L | L | L | L | Op-Code, Mode-<br>Add | MRS | ILLEGAL | | ## 256M Double Data Rate Synchronous DRAM ## **FUNCTION TRUTH TABLE (continued)** | Current State | /CS | /RAS | /CAS | /WE | Address | Command | Action | Notes | |-----------------------------|-----|------|------|-----|-----------------------|----------------|---------------------------------------------------------------------|-------| | WRITE(Auto | Н | X | X | X | X | DESEL | NOP (Continue Burst to END) | | | Precharge | L | Н | Н | Н | X | NOP | NOP (Continue Burst to END) | | | Disabled) | L | Н | Н | L | BA | TERM | ILLEGAL | | | | L | Н | L | Н | BA, CA, A10 | READ / READA | Terminate Burst, Latch CA, Begin Read,<br>Determine Auto-Precharge | 3 | | | L | Н | L | L | BA, CA, A10 | WRITE / WRITEA | Terminate Burst, Latch CA, Begin Write,<br>Determine Auto-Precharge | 3 | | | L | L | Н | Н | BA, RA | ACT | Bank Active / ILLEGAL | 2 | | | L | L | Н | L | BA, A10 | PRE / PREA | Terminate Burst, Precharge | | | | L | L | L | Н | X | REFA | ILLEGAL | | | | L | L | L | L | Op-Code, Mode-<br>Add | MRS | ILLEGAL | | | DEAD MAY | Н | X | X | X | X | DESEL | NOP (Continue Burst to END) | | | READ with Auto<br>Precharge | L | Н | Н | Н | X | NOP | NOP (Continue Burst to END) | | | Frecharge | L | Н | Н | L | BA | TERM | ILLEGAL | | | | L | Н | L | Н | BA, CA, A10 | READ / READA | Support Concurrent Auto-Precharge | 6 | | | L | Н | L | L | BA, CA, A10 | WRITE / WRITEA | Support Concurrent Auto-Precharge | 6 | | | L | L | Н | Н | BA, RA | ACT | Bank Active / ILLEGAL | 2, 6 | | | L | L | Н | L | BA, A10 | PRE / PREA | Precharge / ILLEGAL | 2, 6 | | | L | L | L | Н | X | REFA | ILLEGAL | | | | L | L | L | L | Op-Code, Mode-<br>Add | MRS | ILLEGAL | | | WRITE with | Н | X | X | X | X | DESEL | NOP (Continue Burst to END) | | | Auto Precharge | L | Н | Н | Н | X | NOP | NOP (Continue Burst to END) | | | Auto Frecharge | L | Н | Н | L | BA | TERM | ILLEGAL | | | | L | Н | L | Н | BA, CA, A10 | READ / READA | Support Concurrent Auto-Precharge | 6 | | | L | Н | L | L | BA, CA, A10 | WRITE / WRITEA | Support Concurrent Auto-Precharge | 6 | | | L | L | Н | Н | BA, RA | ACT | Bank Active / ILLEGAL | 2, 6 | | | L | L | Н | L | BA, A10 | PRE / PREA | Precharge / ILLEGAL | 2, 6 | | | L | L | L | Н | X | REFA | ILLEGAL | | | | L | L | L | L | Op-Code, Mode-<br>Add | MRS | ILLEGAL | | ## 256M Double Data Rate Synchronous DRAM ## **FUNCTION TRUTH TABLE (continued)** | Current State | /CS | /RAS | /CAS | /WE | Address | Command | Action | Notes | |-----------------------|-----|------|------|-----|-----------------------|--------------|-----------------------------|-------| | PRE- | Н | X | X | X | X | DESEL | NOP (Idle after tRP) | | | CHARGING | L | Н | Н | Н | X | NOP | NOP (Idle after tRP) | | | | L | Н | Н | L | BA | TERM | ILLEGAL | 2 | | | L | Н | L | X | BA, CA, A10 | READ / WRITE | ILLEGAL | 2 | | | L | L | Н | Н | BA, RA | ACT | ILLEGAL | 2 | | | L | L | Н | L | BA, A10 | PRE / PREA | NOP (Idle after tRP) | 4 | | | L | L | L | Н | X | REFA | ILLEGAL | | | | L | L | L | L | Op-Code, Mode-<br>Add | MRS | ILLEGAL | | | DOW | Н | X | X | X | X | DESEL | NOP (Row Active after tRCD) | | | ROW<br>ACTIVATING | L | Н | Н | Н | X | NOP | NOP (Row Active after tRCD) | | | ACTIVATING | L | Н | Н | L | BA | TERM | ILLEGAL | 2 | | | L | Н | L | X | BA, CA, A10 | READ / WRITE | ILLEGAL | 2 | | | L | L | Н | Н | BA, RA | ACT | ILLEGAL | 2 | | | L | L | Н | L | BA, A10 | PRE / PREA | ILLEGAL | 2 | | | L | L | L | Н | X | REFA | ILLEGAL | | | | L | L | L | L | Op-Code, Mode-<br>Add | MRS | ILLEGAL | | | WDITE DE | Н | X | X | X | X | DESEL | NOP | | | WRITE RE-<br>COVERING | L | Н | Н | Н | X | NOP | NOP | | | COVERING | L | Н | Н | L | BA | TERM | ILLEGAL | 2 | | | L | Н | L | X | BA, CA, A10 | READ / WRITE | ILLEGAL | 2 | | | L | L | Н | Н | BA, RA | ACT | ILLEGAL | 2 | | | L | L | Н | L | BA, A10 | PRE / PREA | ILLEGAL | 2 | | | L | L | L | Н | X | REFA | ILLEGAL | | | | L | L | L | L | Op-Code, Mode-<br>Add | MRS | ILLEGAL | | ## 256M Double Data Rate Synchronous DRAM ## **FUNCTION TRUTH TABLE (continued)** | Current State | /CS | /RAS | /CAS | /WE | Address | Command | Action | Notes | |---------------|-----|------|------|-----|-----------------------|--------------|-----------------------------|-------| | REFRESHING | Н | X | X | X | X | DESEL | NOP (Idle after tRC) | | | | L | Н | Н | Н | X | NOP | NOP (Idle after tRC) | | | | L | Н | Н | L | BA | TERM | ILLEGAL | | | | L | Н | L | X | BA, CA, A10 | READ / WRITE | ILLEGAL | | | | L | L | Н | Н | BA, RA | ACT | ILLEGAL | | | | L | L | Н | L | BA, A10 | PRE / PREA | ILLEGAL | | | | L | L | L | Н | X | REFA | ILLEGAL | | | | L | L | L | L | Op-Code, Mode-<br>Add | MRS | ILLEGAL | | | MODE | Н | X | X | X | X | DESEL | NOP (Row Active after tRSC) | | | REGISTER | L | Н | Н | Н | X | NOP | NOP (Row Active after tRSC) | | | SETTING | L | Н | Н | L | BA | TERM | ILLEGAL | | | | L | Н | L | X | BA, CA, A10 | READ / WRITE | ILLEGAL | | | | L | L | Н | Н | BA, RA | ACT | ILLEGAL | | | | L | L | Н | L | BA, A10 | PRE / PREA | ILLEGAL | | | | L | L | L | Н | X | REFA | ILLEGAL | | | | L | L | L | L | Op-Code, Mode-<br>Add | MRS | ILLEGAL | | ### ABBREVIATIONS: H=HIGH Level, L=LOW Level, X=Don't Care BA=Bank Address, RA=Row Address, CA=Column Address, NOP=No Operation ### NOTES: - 1. All entries assume that CKE was HIGH during the preceding clock cycle and the current clock cycle. - 2. ILLEGAL to bank in specified state; function may be legal in the bank indicated by BA, depending on the state of that bank. - 3. Must satisfy bus contention, bus turn around, write recovery requirements. - 4. NOP to bank precharging or in idle state. May precharge bank indicated by BA. - 5. ILLEGAL if any bank is not idle. - 6. Concurrent Auto Precharge supported; A Read with Auto Precharge or a Write with Auto Precharge may be followed by any command to the other banks, as long as that command does not interrupt the read or write data transfer, and all other related limitations apply (e.g., contention between read data and write data must be avoided). The minimum delay from a Read with Auto Precharge or a Write with Auto Precharge to a command to a different bank is summarized below. | From command | To command (different bank) | Minimum delay | Units | |--------------|-----------------------------|-----------------------|-------| | | Read or Read w/AP | 1 + (BL/2) + tWTR | tCK | | Write w/AP | Write or Write w/AP | BL/2 | tCK | | | Precharge or Active | 1 | tCK | | | Read or Read w/AP | BL/2 | tCK | | Read w/AP | Write or Write w/AP | CL(round up) + (BL/2) | tCK | | | Precharge or Active | 1 | tCK | 7. ILLEGAL = Device operation and/or data-integrity are not guaranteed. ## 256M Double Data Rate Synchronous DRAM ### **FUNCTION TRUTH TABLE for CKE** | CKE n-1 | CKE n | Current State | Command n | Action n | Notes | |---------|-------|----------------|--------------------------|----------------------------|-------| | L | L | Power Down | X | Maintain Power Down | | | L | L | Self Refresh | X | Maintain Self Refresh | 7 | | L | Н | Power Down | Deselect or Nop | Exit Power Down | | | L | Н | Self Refresh | Deselect or Nop | Exit Self Refresh | 5, 7 | | Н | L | All Banks Idle | Deselect or Nop | Precharge Power Down Entry | | | Н | L | Bank(s) Active | Deselect or Nop | Active Power Down Entry | | | Н | L | All Banks Idle | Auto Refresh | Self Refresh Entry | | | Н | Н | | See Function Truth Table | | | ### NOTES: - 1. CKE n is the logic state of CKE at clock edge n; CKE n-1 was the state of CKE at the previous clock edge. - 2. Current state is the state of the DDR SDRAM immediately prior to clock edge n. - 3. Command n is the command registered at clock edge n, and Action n is a result of Command n. - 4. All states and sequences not shown are illegal or reserved. - 5. DESEL or NOP commands should be issued on any clock edges occurring during the tXSNR or tXSRD period. A minimum of 200 clock cycles is needed before applying any executable command, for the DLL to lock. - 6. Operation or timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down and then restarted through the specified initialization sequence before normal operation can continue. - 7. VREF must be maintained during Self Refresh operation. ## SIMPLIFIED STATE DIAGRAM ## 256M Double Data Rate Synchronous DRAM ## POWER UP & INITIALIZATION SEQUENCE DDR SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. - 1. Apply VDD before or with VDDQ such that VDDQ < VDD+0.3V. - 2. Apply VDDQ before or with VTT & VREF such that VTT < VDDQ+0.3V & VREF < VDDQ+0.3V. - 3. During power up, maintain an LVCMOS LOW level on CKE to keep DQ & DQS in the High-Z state. - 4. After all power supply and reference voltages are stable, and CLK are stable, the DDR SDRAM requires a 200us delay prior to applying an executable command. - 5. CKE should be brought HIGH while keeping NOP or DESEL command. - 6. Issue a PRECHARGE ALL command. - 7. Issue an MRS command for the Extended Mode Register to enable the DLL. - 8. Issue an MRS command for the Mode Register to reset the DLL and to program the operating parameters. - 9. Maintain stable condition for 200 cycles for the DLL to lock. - 10. Issue a PRECHARGE ALL command. - 11. Once in the idle state, issue two AUTO REFRESH commands. - 12. An MRS command for the Mode Register for programming the operating parameters with DLL reset bit deactivated may be followed. Following these cycles, the DDR SDRAM is idle and ready for normal operation. ## **MODE REGISTER** 256M Double Data Rate Synchronous DRAM CLK /CLK /CS ### **EXTENDED MODE REGISTER** DLL enable/disable mode and drive strength for DQ/DQS output buffers can be programmed by setting the extended mode register. The extended mode register stores these data until the next MRS command for the extended mode register, which may be issued when all banks are in idle state. After tMRD from an MRS command for the extended mode register, the DDR SDRAM is ready for a new command. ## 256M Double Data Rate Synchronous DRAM | Initia | al Add | lress | BL | | | | | | | Colu | mn A | ddres | sing | | | | | | | |--------|--------|-------|----|---|------------|---|---|---|---|------|------|-------|-------------|---|---|---|---|---|---| | A2 | A1 | A0 | | | Sequential | | | | | | | | Interleaved | | | | | | | | 0 | 0 | 0 | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | 0 | 0 | 1 | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 0 | 3 | 2 | 5 | 4 | 7 | 6 | | 0 | 1 | 0 | | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 0 | 1 | 6 | 7 | 4 | 5 | | 0 | 1 | 1 | | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | | 1 | 0 | 0 | 8 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | | 1 | 0 | 1 | | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 4 | 7 | 6 | 1 | 0 | 3 | 2 | | 1 | 1 | 0 | | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 4 | 5 | 2 | 3 | 0 | 1 | | 1 | 1 | 1 | | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | - | 0 | 0 | | 0 | 1 | 2 | 3 | | | | | 0 | 1 | 2 | 3 | | | | | | - | 0 | 1 | | 1 | 2 | 3 | 0 | | | | | 1 | 0 | 3 | 2 | | | | | | - | 1 | 0 | 4 | 2 | 3 | 0 | 1 | | | | | 2 | 3 | 0 | 1 | | | | | | - | 1 | 1 | | 3 | 0 | 1 | 2 | | | | | 3 | 2 | 1 | 0 | | | | | | - | 1 | 0 | | 0 | 1 | | | | | | | 0 | 1 | | | | | | | | - | - | 1 | 2 | 1 | 0 | | | | | | | 1 | 0 | | | | | | | ## 256M Double Data Rate Synchronous DRAM ## **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Conditions | Ratings | Unit | |--------|---------------------------------|-----------------------|-----------------|------| | Vdd | Supply Voltage | with respect to Vss | -1 ~ 3.6 | V | | VddQ | I/O Supply Voltage | with respect to VssQ | -1 ~ 3.6 | V | | VI | Voltage on Inputs | with respect to Vss | -1 ~ 3.6 | V | | VO | Voltage on I/O Pins | with respect to VssQ | -0.5 ~ VddQ+0.5 | V | | IO | Output Current | | 50 | mA | | Pd | Power Dissipation | $Ta = 25$ $^{\circ}C$ | 1 | W | | Ta | Operating Temperature (ambient) | | 0 ~ 70 | °C | | Tstg | Storage Temperature | | -55 ~ 150 | °C | ## **DC OPERATING CONDITIONS** (Ta=0 ~ 70°C, unless otherwise noted) | Symbol | Parameter | | Limits | | Unit | Notes | |---------|-----------------------------------------------------------------------------------------------|-----------|----------|-----------|-------|-------| | Symbol | Farameter | Min. | Тур. | Max. | Ollit | Notes | | Vdd | Supply Voltage | 2.3 | 2.5 | 2.7 | V | | | VddQ | I/O Supply Voltage | 2.3 | 2.5 | 2.7 | V | | | VREF | I/O Reference Volatage | 0.49*VddQ | 0.5*VddQ | 0.51*VddQ | V | | | VTT | I/O Termination Voltage | VREF-0.04 | VREF | VREF+0.04 | V | | | VIH(DC) | Input High Voltage | VREF+0.15 | | Vdd+0.3 | V | | | VIL(DC) | Input Low Voltage | -0.3 | | VREF-0.15 | V | | | VIN(DC) | Input Voltage Level, CLK and /CLK inputs | -0.3 | | VddQ+0.3 | V | | | VID(DC) | Input Differential Voltage, CLK and /CLK inputs | 0.36 | | VddQ+0.6 | V | | | IL | Input Leakage Current, Any input $0V \le VIN \le VDD$ (All other pins not under test = $0V$ ) | -2 | | 2 | uA | | | IOZ | Output Leakage Current DQs are disabled; 0V Vout VddQ | -5 | | 5 | uA | _ | | IOH | Output High Current (VOUT=1.95V) | -16.2 | | | mA | | | IOL | Output Low Current (VOUT=0.35V) | 16.2 | | | mA | | AC OPERATING CONDITIONS (Ta=0 ~ 70°C, Vdd = VddQ = $2.5V \pm 0.2V$ , Vss = VssQ = 0V, unless otherwise noted) | Symbol | Parameter | | Limits | | | | | | |---------|---------------------------------------------------|--------------|----------|--------------|------|-------|--|--| | Symbol | raiametei | Min. | Тур. | Max. | Unit | Notes | | | | VIH(AC) | Input High Voltage | VREF+0.31 | | | V | | | | | VIL(AC) | Input Low Voltage | | | VREF-0.31 | V | | | | | VID(AC) | Input Differential Voltage, CLK and /CLK inputs | 0.7 | | VddQ+0.6 | V | | | | | VIX(AC) | Input Crossing Point Voltage, CLK and /CLK inputs | 0.5*VddQ-0.2 | 0.5*VddQ | 0.5*VddQ+0.2 | V | | | | | Symbol | Parameter | Test Condition | Limits | | Delta | Unit | Notes | |--------|----------------------------------------------|-------------------|--------|------|------------|-------|-------| | Symbol | | Test Condition | Min. | Max. | Cap.(Max.) | Ollit | notes | | CI1 | Input Capacitance, CLK, /CLK | f=100MHz, Ta=25°C | 2.5 | 3.5 | 0.25 | pF | 11 | | CI2 | Input Capacitance, all other input-only pins | Vout(DC)=VddQ/2 | 2.5 | 3.5 | 1.0 | pF | 11 | | CI/O | I/O Capacitance, DQ, DQS, DM | Vout p-p=0.2V | 4.0 | 5.0 | 1.0 | pF | 11 | ## 256M Double Data Rate Synchronous DRAM ## **AVERAGE SUPPLY CURRENT from Vdd** $(Ta=0 \sim 70^{\circ}C, Vdd = VddQ = 2.5V \pm 0.2V, Vss = VssQ = 0V, Output \ Open, unless \ otherwise \ noted)$ | Symbol OPERATING CURRE | Parameter/Test Conditions | | Limits(Max | Unit | Notes | | |------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|------|-------|-------| | | Farameter/ fest conditions | -4 | -5E | -5 | Omt | Notes | | IDD0 | OPERATING CURRENT FOR ONE BANK ACTIVE-PRECHARGE: One bank active-precharge; tRC = tRC(min); tCK = tCK(min); DQ, DQS and DM inputs changing once per clock cycle; Address and control inputs changing once every two clock cycles; /CS = HIGH between valid commands | 140 | 135 | 135 | | | | IDD1 | OPERATING CURRENTFOR ONE BANK OPERATION: One bank active-read-precharge; Burst Length = 4; tRC = tRC(min); tCK = tCK(min); IOUT= 0mA; Address and control inputs changing once per clock cycle; /CS = HIGH between valid commands; 50% of data changing on every transfer | 155 | 150 | 150 | | | | IDD2P | PRECHARGE POWER DOWN STANDBY CURRENT: All banks idle; Power Down mode; $CKE \le VIL(max)$ ; $tCK = tCK(min)$ ; $VIN = VREF$ for DQ, DQS, and DM | 30 | 30 | 30 | | | | IDD2F | PRECHARGE FLOATING STANDBY CURRENT: $/CS \ge VIH(min)$ ; All banks idle; $CKE \ge VIH(min)$ ; $tCK = tCK(min)$ ; Address and other control inputs changing once per clock cycle; $VIN = VREF$ for DQ, DQS, and DM | 65 | 65 | 65 | | | | IDD2Q | PRECHARGE QUIET STANDBY CURRENT: $/CS \ge VIH(min)$ ; All banks idle; $CKE \ge VIH(min)$ ; $tCK = tCK(min)$ ; Address and other control inputs stable at $\ge VIH(min)$ or $\le VIL(max)$ ; $VIN = VREF$ for DQ, DQS, and DM | 60 | 60 | 60 | mA | | | IDD3P | ACTIVE POWER DOWN STANDBY CURRENT: One bank active; Power Down mode; $CKE \le VIL(max)$ ; $tCK = tCK(min)$ ; $VIN = VREF$ for DQ, DQS, and DM | 40 | 40 | 40 | | | | IDD3N | ACTIVE STANDBY CURRENT: $/CS \ge VIH(min)$ ; $CKE \ge VIH(min)$ ; One bank active; $tRC = tRAS(max)$ ; $tCK = tCK(min)$ ; $DQ$ , $DQS$ and $DM$ inputs changing twice per clock cycle; Address and other control inputs changing once per clock cycle | 115 | 115 | 115 | | | | IDD4R | OPERATING CURRENT FOR BURST READ: Burst Length = 2; Read; Continuous burst; One bank active; Address and control inputs changing once per clock cycle; tCK = tCK(min); 50% of data changing on every transfer; IOUT = 0 mA | 195 | 180 | 180 | | | | IDD4W | OPERATING CURRENTFOR BURST WRITE: Burst Length = 2; Write; Continuous burst; One bank active; Address and control inputs changing once per clock cycle; tCK = tCK(min); DQ, DQS, and DM inputs changing twice per clock cycle; 50% of input data changing at every transfer | 180 | 165 | 165 | | | | IDD5 | AUTO REFRESH CURRENT: tRC = tRFC(min) | 155 | 150 | 150 | | | | IDD6 | SELF REFRESH CURRENT: CKE $\leq$ 0.2V, tCK = tCK(min) | 5 | 5 | 5 | | | | IDD7 | OPERATING CURRENT FOR FOUR BANK OPERATION: four bank interleaving with Burst Length = 4, refer to note.22 for detailed test condition | 295 | 295 | 295 | | 22 | ## 256M Double Data Rate Synchronous DRAM ## AC TIMING REQUIREMENTS $(Ta=0 \sim 70^{\circ}C, unless otherwise noted)$ | Symbol | AC Characteristics Parameter | | -4 | | -5E | | -5 | | Unit | Notes | |--------|---------------------------------------------------------|--------|--------------------------|-------|--------------------------|-------|--------------------------|-------|-------|-------| | | | | Min. | Max | Min. | Max | Min. | Max | Oilit | Notes | | tAC | DQ output access time from CLK//CLK | | -0.70 | +0.70 | -0.70 | +0.70 | -0.70 | +0.70 | ns | | | tDQSCK | DQS output access time from CLK//CLK | | -0.6 | +0.6 | -0.6 | +0.6 | -0.6 | +0.6 | ns | | | tCH | CLK HIGH level width | | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | tCK | | | tCL | CLK LOW level width | | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | tCK | | | ·CV | CLK cycle time | CL=4.0 | 4 | 12 | - | - | - | - | ns | | | | | CL=3.0 | 4 | 12 | 5 | 12 | 5 | 12 | ns | | | tCK | | CL=2.5 | 5 | 12 | 5 | 12 | 6 | 12 | ns | | | | | CL=2.0 | 7.5 | 12 | 7.5 | 12 | 7.5 | 12 | ns | | | tDS | Input setup time (DQ,DM) | | 0.4 | | 0.4 | | 0.4 | | ns | | | tDH | Input hold time(DQ,DM) | | 0.4 | | 0.4 | | 0.4 | | ns | | | tIPW | Control & address input pulse width (for each input) | | 2.2 | | 2.2 | | 2.2 | | ns | | | tDIPW | DQ and DM input pulse width (for each input) | | 1.75 | | 1.75 | | 1.75 | | ns | | | tHZ | Data-out high impedance time from CLK//CLK | | | +0.70 | | +0.70 | | +0.70 | ns | 14 | | tLZ | Data-out low impedance time from CLK//CLK | | -0.70 | +0.70 | -0.70 | +0.70 | -0.70 | +0.70 | ns | 14 | | tDQSQ | DQ valid data delay time from DQS | | | 0.40 | | 0.40 | | 0.40 | ns | | | tHP | Clock half period | | tCLmin or<br>tCHmin | | tCLmin or<br>tCHmin | | tCLmin or<br>tCHmin | | ns | 20 | | tQH | DQ output hold time from DQS (per access) | | tHP-tQHS | | tHP-tQHS | | tHP-tQHS | | ns | | | tQHS | Data hold skew factor (for DQS & associated DQ signals) | | | 0.50 | | 0.50 | | 0.50 | ns | | | tDQSS | Write command to first DQS latching transition | | 0.72 | 1.15 | 0.72 | 1.25 | 0.72 | 1.25 | tCK | | | tDQSH | DQS input HIGH level width | | 0.35 | | 0.35 | | 0.35 | | tCK | | | tDQSL | DQS input LOW level width | | 0.35 | | 0.35 | | 0.35 | | tCK | | | tDSS | DQS falling edge to CLK setup time | | 0.25 | | 0.2 | | 0.2 | | tCK | | | tDSH | DQS falling edge hold time from CLK | | 0.2 | | 0.2 | | 0.2 | | tCK | | | tMRD | Mode Register Set command cycle time | | 2 | | 2 | | 2 | | tCK | | | tWPRES | Write preamble setup time | | 0 | | 0 | | 0 | | ns | 16 | | tWPST | Write postamble | | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | tCK | 15 | | tWPRE | Write preamble | | max(0.25*<br>tCK, 1.5ns) | | max(0.25*<br>tCK, 1.5ns) | | max(0.25*<br>tCK, 1.5ns) | | ns | | | tIS | Input Setup time (address and control) | | 0.6 | | 0.6 | | 0.6 | | ns | 19 | | tIH | Input Hold time (address and control) | | 0.6 | | 0.6 | | 0.6 | | ns | 19 | | tRPST | Read postamble | | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | tCK | | | tRPRE | Read preamble | | 0.9 | 1.1 | 0.9 | 1.1 | 0.9 | 1.1 | tCK | | 256M Double Data Rate Synchronous DRAM ## **AC TIMING REQUIREMENTS(Continues)** (Ta=0 ~ 70°C, unless otherwise noted) | Symbol | AC Characteristics Parameter | -4 | | -5E | | -5 | | T I 3 | N | |--------|----------------------------------------------------|------|---------|------|---------|------|---------|-------|-------| | | | Min. | Max | Min. | Max | Min. | Max | Unit | Notes | | tRAS | Row active time | 40 | 120,000 | 40 | 120,000 | 40 | 120,000 | ns | | | tRC | Row cycle time(operation) | 55 | | 55 | | 55 | | ns | | | tRFC | Auto Refresh to Active/Auto Refresh command period | 70 | | 70 | | 70 | | ns | | | tRCD | Row to column delay | 15 | | 15 | | 15 | | ns | | | tRP | Row precharge time | 15 | | 15 | | 15 | | ns | | | tRRD | Act to Act delay time | 10 | | 10 | | 10 | | ns | | | tWR | Write recovery time | 15 | | 15 | | 15 | | ns | | | tDAL | Auto Precharge write recovery + precharge time | | | | | | | tCK | 21 | | tWTR | Internal Write to Read command delay | 2 | | 2 | | 2 | | tCK | | | tXSNR | Exit Self Refresh to non-Read command | 75 | | 75 | | 75 | | ns | | | tXSRD | Exit Self Refresh to Read command | 200 | | 200 | | 200 | | tCK | | | tXPNR | Exit Power Down to command | 1 | | 1 | | 1 | | tCK | | | tXPRD | Exit Power Down to Read command | 1 | | 1 | | 1 | | tCK | 18 | | tREFI | Average periodic refresh interval | | 7.8 | | 7.8 | | 7.8 | μs | 17 | ## **Output Load Condition** ## 256M Double Data Rate Synchronous DRAM ### Notes - 1. All voltages referenced to Vss. - 2. Tests for AC timing, IDD, and electrical, AC and DC characteristics, may be conducted at nominal reference/supply voltage levels, but the related specifications and device operation are guaranteed for the full voltage range specified. - 3. AC timing and IDD tests may use a VIL to VIH swing of up to 1.5V in the test environment, but input timing is still referenced to VREF (or to the crossing point for CLK//CLK), and parameter specifications are guaranteed for the specified AC input levels under normal use conditions. The minimum slew rate for the input signals is 1V/ns in the range between VIL(AC) and VIH(AC). - 4. The AC and DC input level specifications are as defined in the SSTL\_2 Standard (i.e. the receiver will effectively switch as a result of the signal crossing the AC input level, and will remain in that state as long as the signal does not ring back above (below) the DC input LOW (HIGH) level. - 5. VREF is expected to be equal to 0.5\*VddQ of the transmitting device, and to track variations in the DC level of the same. Peak-to-peak noise on VREF may not exceed $\pm 2\%$ of the DC value. - 6. VTT is not applied directly to the device. VTT is a system supply for signal termination resistors, is expected to be set equal to VREF, and must track variations in the DC level of VREF. - 7. VID is the magnitude of the difference between the input level on CLK and the input level on /CLK. - 8. The value of VIX is expected to equal 0.5\*VddQ of the transmitting device and must track variations in the DC level of the same. - 9. Enables on-chip refresh and address counters. - 10. IDD specifications are tested after the device is properly initialized. - 11. This parameter is sampled. $VddQ = 2.5V \pm 0.2V$ , $Vdd = 2.5V \pm 0.2V$ , f = 100 MHz, $Ta = 25^{\circ}C$ , VOUT(DC) = VddQ/2, $VOUT(PEAK\ TO\ PEAK) = 0.2V$ . DM inputs are grouped with I/O pins reflecting the fact that they are matched in loading (to facilitate trace matching at the board level). - 12. The CLK//CLK input reference level (for timing referenced to CLK//CLK) is the point at which CLK and /CLK cross; the input reference level for signals other than CLK//CLK, is VREF. - 13. Inputs are not recognized as valid until VREF stabilizes. Exception: during the period before VREF stabilizes, $CKE \le 0.3VddQ$ is recognized as LOW. - 14. t HZ and tLZ transitions occur in the same access time windows as valid data transitions. These parameters are not referenced to a specific voltage level, but specify when the device output is no longer driving (HZ), or begins driving (LZ). - 15. The maximum limit for this parameter is not a device limit. The device will operate with a greater value for this parameter, but system performance (bus turnaround) will degrade accordingly. - 16. The specific requirement is that DQS be valid (HIGH, LOW, or at some point on a valid transition) on or before this CLK edge. A valid transition is defined as monotonic, and meeting the input slew rate specifications of the device. When no writes were previously in progress on the bus, DQS will be transitioning from High-Z to logic LOW. If a previous write was in progress, DQS could be HIGH, LOW, or transitioning from HIGH to LOW at this time, depending on tDQSS. - 17. A maximum of eight AUTO REFRESH commands can be posted to any given DDR SDRAM device. - 18. tXPRD should be 200 tCLK in the condition of the unstable CLK operation during the Power Down mode. - 19. For command/address and CLK & /CLK slew rate > 1.0V/ns. - 20. Min (tCL,tCH) refers to the smaller of the actual clock LOW time and the actual clock HIGH time as provided to the device. 21. tDALminimum = (tWR/tCK) + (tRP/tCK). For each of the terms above, if not already an integer, round to the next highest integer. 22. Operating current for four bank operation: Four banks are being interleaved with tRC(min), Burst Mode, Address and Control inputs on Deselect edge are not changing. IOUT = 0mA. Test pattern for -5E, -5 (200MHz, CL = 3, tCK = 5ns, BL = 4, tRRD = 2\*tCK, tRCD = 3\*tCK, tRC = 11\*tCK); Setup; A0 N A1 RA0 A2 RA1 A3 RA2 N RA3 N Read; A0 N A1 RA0 A2 RA1 A3 RA2 N RA3 N Test pattern for -4 (250MHz, CL = 3, tCK = 4ns, BL = 4, tRRD = 3\*tCK, tRCD = 4\*tCK, tRC = 14\*tCK); Setup; A0 N N A1 RA0 N A2 RA1 N A3 RA2 N N RA3 Read; A0 N N A1 RA0 N A2 RA1 N A3 RA2 N N RA3 Repeat the same timing with random address changing, 50% of data changing at every transfer. ## Write Operation / tDQSS=max. ## Write Operation / tDQSS=min. ### OPERATIONAL DESCRIPTION ### **BANK ACTIVATE** The DDR SDRAM has four independent banks. Each bank is activated by the ACT command with the bank addresses (BA0,1). A row is indicated by the row address A0-12. The minimum activation interval between one bank and the other bank is tRRD. ### **PRECHARGE** The PRE command deactivates the bank indicated by BA0,1. When multiple banks are active, the precharge all command (PREA,PRE+A10=H) is available to deactivate them at the same time. After tRP from the precharge, an ACT command to the same bank can be issued. ### Bank Activation and Precharge All (BL=8, CL=2) /CLK CLK 2 ACT command / tRCmin tRCmin ACT ACT READ PRE ACT Command tRRD → tRAS tRP A0-9,11,12 Xa Y Xb tRCD BL/2 0 Xb A10 Xa Xb 1 BA0,1 00 01 00 01 DQS Qa7 Precharge all A precharge command can be issued at BL/2 from a read command without data loss. 256M Double Data Rate Synchronous DRAM ### **READ** After tRCD from the bank activation, a READ command can be issued. 1st Output data is available after the /CAS Latency from the READ, followed by (BL-1) consecutive data when the Burst Length is BL. The start address is specified by A0-9(x8)/A0-8(x16), and the address sequence of burst data is defined by the Burst Type. A READ command may be applied to any active bank, so the row precharge time (tRP) can be hidden behind continuous output data by interleaving the multiple banks. When A10 is HIGH at a READ command, the auto-precharge (READA) is performed. The internal precharge starts at the later time of either BL/2 after READA or tRAS after ACT. The next ACT command can be issued after tRP from the internal precharge. ## Multi Bank Interleaving READ (BL=8, CL=2) ## READ with Auto-Precharge (BL=8, CL=2,2.5,3.0) (BL/2 determinant case) Internal Precharge Start Timing ## READ with Auto-Precharge (BL=8, CL=2,2.5,3.0) (tRAS determinant case) **Internal Precharge Start Timing** 256M Double Data Rate Synchronous DRAM ### WRITE After tRCD from the bank activation, a WRITE command can be issued. 1st input data is set from the WRITE command with data strobe input, following (BL-1) data are written into RAM, when the Burst Length is BL. The start address is specified by A0-9(x8)/A0-8(x16), and the address sequence of burst data is defined by the Burst Type. A WRITE command may be applied to any active bank, so the row precharge time (tRP) can be hidden behind continuous input data by interleaving the multiple banks. From the last data to the PRE command, the write recovery time (tWR) is required. When A10 is HIGH at a WRITE command, the auto-precharge(WRITEA) is performed. The next ACT command can be issued at the later time of either tDAL from the last input data cycle or tRC after ACT. 256M Double Data Rate Synchronous DRAM ## WRITE with Auto-Precharge (BL=8) (tDAL determinant case) ## WRITE with Auto-Precharge (BL=8) (tRC determinant case) ### **BURST INTERRUPTION** ## [Read Interrupted by Read] Burst read operation can be interrupted by new read of any bank. Random column access is allowed. READ to READ interval is minimum 1CLK. ## [Read Interrupted by precharge] Burst read operation can be interrupted by precharge of the same bank. READ to PRE interval is minimum 1 CLK. A PRE command to output disable latency is equivalent to the /CAS Latency. As a result, READ to PRE interval determines valid data length to be output. The figure below shows examples of BL=8. Paged Interrupted by Propherge (RI=8) ## **Read Interrupted by Precharge (BL=8)** ## [Read Interrupted by Burst Stop] Burst read operation can be interrupted by a burst stop command(TERM). READ to TERM interval is minimum 1 CLK. A TERM command to output disable latency is equivalent to the /CAS Latency. As a result, READ to TERM interval determines valid data length to be output. The figure below shows examples of BL=8. ## Read Interrupted by TERM (BL=8) ## Read Interrupted by TERM (BL=8) ## [Read Interrupted by Write with TERM] ## Read Interrupted by TERM (BL=8) ## [Write interrupted by Write] Burst write operation can be interrupted by write of any bank. Random column access is allowed. WRITE to WRITE interval is minimum 1 CLK. ### [Write interrupted by Read] Burst write operation can be interrupted by read of the same or the other bank. Random column access is allowed. Internal WRITE to READ command interval (tWTR) is minimum 2 CLK. tWTR is referenced from the first positive CLK edge after the last data input. Revision 1.3 Page 34 / 39 Apr., 2010 ## [Write interrupted by Precharge] Burst write operation can be interrupted by precharge of the same or all bank. Random column access is allowed. tWR is referenced from the first positive CLK edge after the last data input. ## Write Interrupted by Precharge (BL=8, CL=2.5) 256M Double Data Rate Synchronous DRAM ### [Auto Refresh] Single cycle of Auto Refresh is initiated with a REFA (/CS=/RAS=/CAS=L,/WE=CKE=H) command. The refresh address is generated internally. 8192 REFA cycles within 64ms refresh 256M bits memory cells. The Auto Refresh is performed on 4 banks concurrently. Before performing an Auto Refresh, all banks must be in the idle state. Auto Refresh to Auto Refresh interval is minimum tRFC. Any executable command must not be supplied to the device before tRFC from the REFA command. Auto Refresh ### [Self Refresh] Self Refresh mode is entered by issuing a REFS command (/CS=/RAS=/CAS=L,/WE=H,CKE=L). Once the Self Refresh is initiated, it is maintained as long as CKE is kept LOW. During the Self Refresh mode, CKE is asynchronous and the only enable input, all other inputs including CLK are disabled and ignored, so that power consumption due to synchronous inputs is saved. To exit the Self Refresh, supplying stable CLK inputs, asserting DESEL or NOP command and then asserting CKE for longer than tXSNR / tXSRD. The use of Self Refresh introduces the possibility that an internally timed event can be missed when CKE is raised for exit from Self Refresh. Upon exit from Self Refresh, an extra Auto Refresh command is recommended. Revision 1.3 Page 37 / 39 Apr., 2010 ### [Power Down] Power Down is entered when CKE is registered LOW (no accesses can be in progress). If Power Down occurs when all banks are idle, this mode is referred to as Precharge Power Down; if Power Down occurs when there is a row active in any bank, this mode is referred to as Active Power Down. During Power Down mode, all input and output buffers excluding CLK, /CLK, and CKE are deactivated. Power Down mode is synchronously exited by registering CKE HIGH (along with a NOP or DESEL command). ## [DM Function] DM is defined as the data mask for writes. During writes, DM masks input data word by word. DM to write mask latency is 0. 256M Double Data Rate Synchronous DRAM ## Important Notice: Zentel DRAM products are not intended for medical implementation, airplane and transportation instrument, safety equipments, or any other applications for life support or where Zentel products failure could result in life loss, personal injury, or environment damage. Zentel customers who purchase Zentel products for use in such applications do so in their own risk and fully agree Zentel accepts no liability for any damage from this improper use.